JOURNAL ARTICLE

Design and Implementation of RISC MIPS Processor on FPGA

B B ManjulaH VidyashreeM G KavyashreeV TulasiR Arpitha

Year: 2023 Journal:   International Journal for Research in Applied Science and Engineering Technology Vol: 11 (4)Pages: 1406-1410   Publisher: International Journal for Research in Applied Science and Engineering Technology (IJRASET)

Abstract

Abstract: In this paper, the design and implementation of RISC Processor is proposed with MIPS (Microprocessor without interlocked pipelined stages) technique. This processor performs 16-bit operations using pipelined technique, to improve the performance. This processor performs arithmetic, logical and data movement operations, more efficiently in terms of delay and power. The processor is composed of five stages namely, instruction fetch, instruction decode, execute, memory access and write back. The proposed 16-bit RISC MIPS processor is designed using Verilog and validated using Modelism, it is synthesized using libraries of AMD 45nm technology in Xilinx tool and implemented on Xilinx Spartan 6 FPGA. The proposed RISC MIPS gives reduced overall delay of 3.565ns and overall power consumption of 0.014W.

Keywords:
Computer science Reduced instruction set computing Field-programmable gate array Verilog Microprocessor Embedded system Processor design Application-specific instruction-set processor Computer hardware 16-bit Computer architecture Instruction set Parallel computing

Metrics

0
Cited By
0.00
FWCI (Field Weighted Citation Impact)
7
Refs
0.04
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Topics

Embedded Systems Design Techniques
Physical Sciences →  Computer Science →  Hardware and Architecture
Interconnection Networks and Systems
Physical Sciences →  Computer Science →  Computer Networks and Communications
Parallel Computing and Optimization Techniques
Physical Sciences →  Computer Science →  Hardware and Architecture

Related Documents

JOURNAL ARTICLE

Design and Implementation of a MIPS-Based RISC Processor on FPGA

Vaishnavi G HKrutika ShindeSoundarya R MM. Srushti

Journal:   INTERANTIONAL JOURNAL OF SCIENTIFIC RESEARCH IN ENGINEERING AND MANAGEMENT Year: 2025 Vol: 09 (12)Pages: 1-9
JOURNAL ARTICLE

Pipelined RISC Processor Design and FPGA Implementation

Li GaoHong Shan Zha

Journal:   Applied Mechanics and Materials Year: 2013 Vol: 336-338 Pages: 1550-1553
BOOK-CHAPTER

Design and Implementation of 32-bit MIPS-Based RISC Processor

Sumit PatraSunil KumarSwati VermaArvind Kumar

Lecture notes in electrical engineering Year: 2019 Pages: 747-757
© 2026 ScienceGate Book Chapters — All rights reserved.