JOURNAL ARTICLE

Design and Implementation of High Speed 8-Bit Vedic Multiplier on FPGA

B.Madhu LathaBhukya Nageswar Rao

Year: 2014 Journal:   International Journal of Advanced Research in Electrical Electronics and Instrumentation Engineering Vol: 03 (08)Pages: 11601-11609   Publisher: Ess And Ess Research Publications

Abstract

An 8-bit Vedic multiplier is improved in terms of transmission delay when compare with the extra predictable multipliers.We have employed 8-bit barrel shifter which craves for only one clock cycle for 'n' amount of shifts in our projected design.The arrangement is implemented and checked using FPGA and ISE Simulator.The central part was implemented on Xilinx Spartan-6 family xc6s1x75T-3-fgg676 FPGA.The transmission delay contrast was excerpted from the synthesis report and static timing report too.The structural design might attain propagation delay of 6.781ns by means of barrel shifter in base selection module and multiplier.

Keywords:
Multiplier (economics) Field-programmable gate array Arithmetic Bit (key) Computer science Computer hardware Parallel computing Computer architecture Mathematics Computer security Keynesian economics

Metrics

5
Cited By
0.55
FWCI (Field Weighted Citation Impact)
17
Refs
0.75
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Low-power high-performance VLSI design
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Analog and Mixed-Signal Circuit Design
Physical Sciences →  Engineering →  Biomedical Engineering
VLSI and Analog Circuit Testing
Physical Sciences →  Computer Science →  Hardware and Architecture

Related Documents

© 2026 ScienceGate Book Chapters — All rights reserved.