JOURNAL ARTICLE

Decoupling capacitance allocation and its application to power-supply noise-aware floorplanning

Shiyou ZhaoKaushik RoyCheng‐Kok Koh

Year: 2002 Journal:   IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems Vol: 21 (1)Pages: 81-92   Publisher: Institute of Electrical and Electronics Engineers

Abstract

We investigate the problem of decoupling capacitance (decap) allocation for power supply noise suppression at floorplan level. First, we assume that a floorplan is given and consider the decap placement as a postfloorplan step. Second, we consider the decap placement as an integral part of a floorplanning methodology (noise-aware floorplanning). In both cases, the objective is to minimize the floorplan area while suppressing the power supply noise below the specified limit. Experimental results on MCNC benchmark circuits show that, for postfloorplan decap placement, the white space allocated for decap is about 6%-9% of the chip area for the 0.25-/spl mu/m technology. The power-supply noise is kept below the specified limit. Compared to postfloorplan approach, the peak power-supply noise can be reduced by as much as 40% and the decap budget can be reduced by as much as 21% by using noise-aware floorplanning methodology. The total area is also reduced due to the reduced total decap budget gained from reduced power supply noise.

Keywords:
Floorplan Decoupling (probability) Electronic engineering Noise (video) Capacitance Engineering Computer science Embedded system Control engineering Physics

Metrics

174
Cited By
13.47
FWCI (Field Weighted Citation Impact)
30
Refs
0.99
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

VLSI and FPGA Design Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Low-power high-performance VLSI design
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
3D IC and TSV technologies
Physical Sciences →  Engineering →  Electrical and Electronic Engineering

Related Documents

JOURNAL ARTICLE

Power supply noise aware floorplanning and decoupling capacitance placement

Shiyou ZhaoK. RoyCheng‐Kok Koh

Journal:   Proceedings of ASP-DAC/VLSI Design 2002. 7th Asia and South Pacific Design Automation Conference and 15h International Conference on VLSI Design Year: 2003 Vol: 19 Pages: 489-495
JOURNAL ARTICLE

Power Supply Noise Aware Floorplanning and Decoupling Capacitance Placement

Shiyou ZhaoKaushik RoyCheng‐Kok Koh

Journal:   Asia and South Pacific Design Automation Conference Year: 2002 Pages: 489-495
JOURNAL ARTICLE

Power Supply Noise Aware Physical Design with Decoupling Capacitance Allocation in System-on-Chip

Partha MitraJaydeb BhaumikAngsuman Sarkar

Journal:   2021 Devices for Integrated Circuit (DevIC) Year: 2021 Pages: 166-169
© 2026 ScienceGate Book Chapters — All rights reserved.