JOURNAL ARTICLE

Power Supply Noise Aware Floorplanning and Decoupling Capacitance Placement

Shiyou ZhaoKaushik RoyCheng‐Kok Koh

Year: 2002 Journal:   Asia and South Pacific Design Automation Conference Pages: 489-495

Abstract

Power supply noise is a strong function of the switching activities of the circuit modules. Peak power supply noise can be significantly reduced by judiciously arranging the modules based on their spatial correlations in the floorplan. In this paper, power supply noise is, for the first time, incorporated into the cost function to determine the optimal floorplan in terms of area, wire length, and power supply noise. Compared to conventional floorplanning, which only considers area and wire length, power supply noise aware floorplanning can generate better floorplan both in terms of area and peak noise. The decoupling capacitance required by each module is also calculated and placed in the vicinity of the target module during the floorplanning process. Experimental results on MCNC benchmark circuits show that the peak power supply noise can be reduced by as much as 40% and both the total area and wire length are improved due to the reduced total decoupling capacitance budget gained from reduced power supply noise.

Keywords:
Floorplan Decoupling (probability) Electronic engineering Noise (video) Computer science Capacitance Integrated circuit layout Decoupling capacitor Engineering Electrical engineering Integrated circuit Capacitor Embedded system Physics

Metrics

14
Cited By
1.10
FWCI (Field Weighted Citation Impact)
22
Refs
0.75
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Low-power high-performance VLSI design
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
VLSI and FPGA Design Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
VLSI and Analog Circuit Testing
Physical Sciences →  Computer Science →  Hardware and Architecture

Related Documents

JOURNAL ARTICLE

Power supply noise aware floorplanning and decoupling capacitance placement

Shiyou ZhaoK. RoyCheng‐Kok Koh

Journal:   Proceedings of ASP-DAC/VLSI Design 2002. 7th Asia and South Pacific Design Automation Conference and 15h International Conference on VLSI Design Year: 2003 Vol: 19 Pages: 489-495
JOURNAL ARTICLE

Decoupling capacitance allocation and its application to power-supply noise-aware floorplanning

Shiyou ZhaoKaushik RoyCheng‐Kok Koh

Journal:   IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems Year: 2002 Vol: 21 (1)Pages: 81-92
© 2026 ScienceGate Book Chapters — All rights reserved.