N. ShenT. T. LeH. Y. YuZ. X. ChenK. T. WinN. SinghG. Q. LoD. -L. Kwong
In this paper, we present a vertical nanowire thin film transistor with gate-all-around architecture, fabricated using CMOS compatible processes. A novel method of fabricating polysilicon vertical nanowires of diameter as small as 30 nm using wet-etch is presented. Both n-type and p-type vertical poly-silicon nanowire transistors exhibit superior electrical characteristics as compared to planar devices. On a poly-crystalline nanowire of 30 nm diameter, high Ion/Ioff ratio of 106, low drain-induced barrier lowering (DIBL) of 50 mV/V, and low sub-threshold slope SS~100mV/dec are demonstrated for a device with channel length of 100 nm.
N. ShenTrung Thanh LeHui YuZhixian ChenK. T. WinNagindar K. SinghG. Q. LoDim‐Lee Kwong
Thi Thu Huong LeH.Y. YuYajuan SunNavab SinghXing ZhouN. ShenG. Q. LoDim‐Lee Kwong
Hsing-Hui HsuHomg-Chih LinTiao−Yuan Huang
Libin LiuRenrong LiangBolin ShanJun XuJing Wang
A. MimuraEiki KimuraTakaya SuzukiKyosuke OnoJ.-I. OhwadaN. KonishiKenji Miyata