JOURNAL ARTICLE

Fabrication And Characterization Of Poly-Si Vertical Nanowire Thin Film Transistor

N. ShenT. T. LeH. Y. YuZ. X. ChenK. T. WinN. SinghG. Q. LoD. -L. Kwong

Year: 2011 Journal:   Zenodo (CERN European Organization for Nuclear Research)   Publisher: European Organization for Nuclear Research

Abstract

In this paper, we present a vertical nanowire thin film transistor with gate-all-around architecture, fabricated using CMOS compatible processes. A novel method of fabricating polysilicon vertical nanowires of diameter as small as 30 nm using wet-etch is presented. Both n-type and p-type vertical poly-silicon nanowire transistors exhibit superior electrical characteristics as compared to planar devices. On a poly-crystalline nanowire of 30 nm diameter, high Ion/Ioff ratio of 106, low drain-induced barrier lowering (DIBL) of 50 mV/V, and low sub-threshold slope SS~100mV/dec are demonstrated for a device with channel length of 100 nm.

Keywords:
Nanowire Fabrication Transistor Planar Characterization (materials science) CMOS Thin-film transistor

Metrics

0
Cited By
0.00
FWCI (Field Weighted Citation Impact)
0
Refs
0.46
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Topics

Nanowire Synthesis and Applications
Physical Sciences →  Engineering →  Biomedical Engineering
Thin-Film Transistor Technologies
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Advancements in Semiconductor Devices and Circuit Design
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
© 2026 ScienceGate Book Chapters — All rights reserved.