JOURNAL ARTICLE

Fast RISC-V Firmware Validation with QEMU

Haxel, Frederik

Year: 2024 Journal:   Zenodo (CERN European Organization for Nuclear Research)   Publisher: European Organization for Nuclear Research

Abstract

We present a flexible, system-level/RTL co-simulation approach that utilises existing design artefacts, such as RTL descriptions of peripherals, as well as the device tree of an SoC (e.g. the Rocket Chip Generator), to generate simulation models and configure a QEMU simulation. Such a simulation makes it possible to evaluate hardware/software systems, particularly the effectiveness of the integrated safety mechanism targeted by ISOLDE.

Keywords:
Firmware System on a chip Mechanism (biology) Software Static timing analysis

Metrics

0
Cited By
0.00
FWCI (Field Weighted Citation Impact)
0
Refs
0.42
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Topics

Formal Methods in Verification
Physical Sciences →  Computer Science →  Computational Theory and Mathematics
Simulation Techniques and Applications
Social Sciences →  Decision Sciences →  Management Science and Operations Research
Embedded Systems Design Techniques
Physical Sciences →  Computer Science →  Hardware and Architecture
© 2026 ScienceGate Book Chapters — All rights reserved.