JOURNAL ARTICLE

Implementation of FPGA-based Accelerator for Convolutional Neural Networks

Abdullah Farhan SiddiquiProf. B. Rajendra Naik

Year: 2024 Journal:   International journal of research in science & engineering Pages: 10-16

Abstract

This research paper presents a novel FPGA-based accelerator tailored for Convolutional Neural Networks (CNNs), specifically implemented on the Virtex-7 evaluation kit. By harnessing the inherent parallel processing capabilities of FPGAs, the architecture of the accelerator is meticulously crafted using Verilog. The FPGA implementation demonstrates a resource-efficient design, making use of 588 Look-Up Tables (LUTs) and 353 Flip Flops. Notably, the efficient utilization of these resources signifies a careful balance between computational efficiency and the available FPGA resources. This research significantly contributes to the field of hardware acceleration for CNNs by offering an optimized solution for high-performance deep learning applications. The presented architecture serves as a promising foundation for future advancements in FPGA-based accelerators, providing valuable insights for researchers and engineers working in the domain of hardware optimization for Convolutional Neural Networks.

Keywords:
Field-programmable gate array Convolutional neural network Computer science Artificial neural network Embedded system Artificial intelligence Computer architecture

Metrics

0
Cited By
0.00
FWCI (Field Weighted Citation Impact)
10
Refs
0.04
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Topics

Neural Networks and Applications
Physical Sciences →  Computer Science →  Artificial Intelligence
Image Processing Techniques and Applications
Physical Sciences →  Engineering →  Media Technology
CCD and CMOS Imaging Sensors
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
© 2026 ScienceGate Book Chapters — All rights reserved.