JOURNAL ARTICLE

A High Performance RSA Encryption Processor in SOI and Bulk CMOS Technologies

Abstract

This paper describes the architecture and design of a public key encryption processor which implements the RSA algorithm with key lengths of 512 bits. The chips, which are 6.2 by 4.2 millimetres and contain 50,000 gates, have been designed in a 0.7 micron CMOS, silicon on insulator process and in a 0.7 micron bulk CMOS process. The chips are functionally identical andeachform a self contained subsystem which interfaces directly to standard microprocessors. The design of the two chips was carriedout in order to directly compare the two silicon processes. SOI is found to perform 50% faster, consume 30% less power and occupy approximately the same area as the bulk device.

Keywords:
Silicon on insulator CMOS Encryption Computer science Embedded system Key (lock) Silicon Process (computing) Computer hardware Materials science Optoelectronics Operating system

Metrics

2
Cited By
0.55
FWCI (Field Weighted Citation Impact)
5
Refs
0.66
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Topics

Cryptography and Data Security
Physical Sciences →  Computer Science →  Artificial Intelligence
Cryptographic Implementations and Security
Physical Sciences →  Computer Science →  Artificial Intelligence
Cryptography and Residue Arithmetic
Physical Sciences →  Computer Science →  Information Systems
© 2026 ScienceGate Book Chapters — All rights reserved.