JOURNAL ARTICLE

Study on board level solder joints reliability analysis of the copper stud bump flip-chip

Abstract

In this paper, the investigation focuses on the copper stud bump solder joint thermal-mechanical reliability. The copper stud bump processing is simulated by FEM software Ansys/Ls-dyna, and then the relationship between the copper stud bump and processing parameters (bonding force, ultrasonic power, bonding time and bonding temperature) is studied. Based on the simulation result, the dimension of the bonded copper stud bump is obtained, and then the 3D model of chip with copper stud bump is developed. Only one-fourth model is used to reduce the computer work. The solder alloy, SnPb63/37, is modeled as rate-dependant visco-plastic material using ANAND model. According the JEDEC JESD22-A104, the temperature cycle test is simulated in order to study the distribution of equivalent stress and plastic strain for solder joints array and to located the maximum stress and strain solder joint. Based on modified Manson-Coffin model for life prediction of solder joint, the fatigue life of the key solder joint is predicted. The results show that the dangerous solder joint is located on the corner of the chip, where the max stress and strain is happened.

Keywords:
Soldering Flip chip Joint (building) Materials science Stress (linguistics) Finite element method Structural engineering Reliability (semiconductor) Copper Composite material Metallurgy Engineering Power (physics) Adhesive

Metrics

1
Cited By
0.00
FWCI (Field Weighted Citation Impact)
2
Refs
0.18
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Electronic Packaging and Soldering Technologies
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
3D IC and TSV technologies
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Advanced Welding Techniques Analysis
Physical Sciences →  Engineering →  Mechanical Engineering

Related Documents

JOURNAL ARTICLE

Reliability of flip chip solder bump joints

Journal:   Microelectronics Reliability Year: 1983 Vol: 23 (3)Pages: 588-588
JOURNAL ARTICLE

Reliability of Flip Chip Solder Bump Joints

V.K. Nagesh

Journal:   Reliability physics Year: 1982 Pages: 6-15
JOURNAL ARTICLE

Flip chip interconnect systems using copper wire stud bump and lead free solder

S. ZamaD.F. BaldwinT. HikamiHitoshi MURATA

Journal:   IEEE Transactions on Electronics Packaging Manufacturing Year: 2001 Vol: 24 (4)Pages: 261-268
© 2026 ScienceGate Book Chapters — All rights reserved.