JOURNAL ARTICLE

Cost effective reconfigurable architecture for stream processing applications

Valeri KirischianVadim GeurkovLev Kirischian

Year: 2008 Journal:   Conference proceedings - Canadian Conference on Electrical and Computer Engineering Pages: 000541-000546   Publisher: Institute of Electrical and Electronics Engineers

Abstract

This paper presents an approach for development of cost-effective custom video/image processing systems. The approach utilizes the concept of temporal partitioning of resources in the partially reconfigurable FPGA devices. Paper proposes architecture of the multi-mode video-stream processor with cyclically reconfigurable structure. The cost-effectiveness of the proposed approach has been analyzed on the basis of experiments conducted on multi-mode adaptive reconfigurable system (MARS) platform that was developed for that purpose. The video-processing cores associated with stereo-vision algorithms have been developed, tested and analyzed. The experiments have shown that the cost-effectiveness of the systems based on proposed approach can be better than the traditional approaches based on large statically configured FPGAs.

Keywords:
Computer science Field-programmable gate array Computer architecture Reconfigurable computing Architecture Embedded system Stream processing Image processing Mode (computer interface) Real-time computing Computer hardware Artificial intelligence Image (mathematics) Distributed computing

Metrics

5
Cited By
0.53
FWCI (Field Weighted Citation Impact)
11
Refs
0.64
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Embedded Systems Design Techniques
Physical Sciences →  Computer Science →  Hardware and Architecture
CCD and CMOS Imaging Sensors
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Interconnection Networks and Systems
Physical Sciences →  Computer Science →  Computer Networks and Communications
© 2026 ScienceGate Book Chapters — All rights reserved.