JOURNAL ARTICLE

A bit-level systolic architecture for very high performance IIR filters

S.C. KnowlesJ.G. McWhirterRoger WoodsJ.V. McCanny

Year: 2003 Journal:   International Conference on Acoustics, Speech, and Signal Processing Pages: 2449-2452

Abstract

A novel bit-level systolic array architecture for implementing bit-parallel IIR filter sections is presented. The authors have shown previously how the fundamental obstacle of pipeline latency in recursive structures can be overcome by the use of redundant arithmetic in combination with bit-level feedback. These ideas are extended by optimizing the degree of redundancy used in different parts of the circuit and combining redundant circuit techniques with those of conventional arithmetic. The resultant architecture offers significant improvements in hardware complexity and throughput rate.< >

Keywords:
Pipeline (software) Computer science Redundancy (engineering) Infinite impulse response Arithmetic Latency (audio) Architecture Finite impulse response Parallel computing Computer engineering Computer hardware Computer architecture Filter (signal processing) Algorithm Digital filter Mathematics

Metrics

5
Cited By
0.34
FWCI (Field Weighted Citation Impact)
5
Refs
0.53
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Topics

Digital Filter Design and Implementation
Physical Sciences →  Computer Science →  Signal Processing
Low-power high-performance VLSI design
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Advanced Adaptive Filtering Techniques
Physical Sciences →  Engineering →  Computational Mechanics

Related Documents

JOURNAL ARTICLE

Bit-Level systolic architectures for high performance IIR filtering

S.C. KnowlesJ.G. McWhirterRoger WoodsJ.V. McCanny

Journal:   The Journal of VLSI Signal Processing Systems for Signal Image and Video Technology Year: 1989 Vol: 1 (1)Pages: 9-24
JOURNAL ARTICLE

High throughput and low-latency implementation of bit-level systolic architecture for 1D and 2D digital filters

Basant Kumar MohantyPramod Kumar Meher

Journal:   IEE Proceedings - Computers and Digital Techniques Year: 1999 Vol: 146 (2)Pages: 91-91
JOURNAL ARTICLE

Bit level systolic arrays for real time median filters

Long-Wen ChangJ.-H. Lin

Journal:   International Conference on Acoustics, Speech, and Signal Processing Year: 2002 Vol: 1 Pages: 1791-1794
© 2026 ScienceGate Book Chapters — All rights reserved.