JOURNAL ARTICLE

FPGA based Implementation of High Speed Double Precision Floating Point Multiplier with Tiling Technique using Verilog

Addanki PurnaRameshA. V. N. TilakA. Mallikarjuna Prasad

Year: 2012 Journal:   International Journal of Computer Applications Vol: 58 (21)Pages: 17-25

Abstract

Floating point arithmetic is widely used in many areas, especially scientific computation and signal processing.For many signal processing, and graphics applications, it is acceptable to trade off some accuracy (in the least significant bit positions) for faster and better implementations.However, most of these modern applications need higher frequency or low latency of operations with minimal area occupancy.In this paper we describe an implementation of high speed IEEE 754 double precision floating point multiplier using tiling technique and targeted for Xilinx Virtex-6 Field Programmable Gate Array.Verilog is used to implement the design.The design achieved 436.815MFlops with latency of seven clock cycles which is 97% fast compared to Xilinx floating point multiplier core.It handles the overflow, underflow cases and truncation rounding mode.

Keywords:
Computer science Verilog Field-programmable gate array Floating point Multiplier (economics) Single-precision floating-point format Double-precision floating-point format Computer hardware Parallel computing Computer architecture Algorithm

Metrics

3
Cited By
0.00
FWCI (Field Weighted Citation Impact)
7
Refs
0.17
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Digital Filter Design and Implementation
Physical Sciences →  Computer Science →  Signal Processing
Analog and Mixed-Signal Circuit Design
Physical Sciences →  Engineering →  Biomedical Engineering
Photonic and Optical Devices
Physical Sciences →  Engineering →  Electrical and Electronic Engineering

Related Documents

JOURNAL ARTICLE

FPGA Implementation of Double Precision Floating Point Multiplier

Mohd Zaid AbdullahBharti Chourasia

Journal:   International Journal on Recent and Innovation Trends in Computing and Communication Year: 2022 Vol: 10 (12)Pages: 155-160
JOURNAL ARTICLE

FPGA Implementation of Single Precision Floating Point Multiplier Using High Speed Compressors

Im. LavanyaA. M. Guna Sekhar

Journal:   International Journal of Scientific Research in Science and Technology Year: 2018 Vol: 4 (2)Pages: 219-225
JOURNAL ARTICLE

Implementation of Double Precision Floating Point Multiplier on FPGA

A.V. KeerthiK.V .Koteswararao

Journal:   International Journal of Advanced Research in Electrical Electronics and Instrumentation Engineering Year: 2014 Vol: 03 (08)Pages: 11280-11284
© 2026 ScienceGate Book Chapters — All rights reserved.