JOURNAL ARTICLE

Novel Viterbi decoder VLSI implementation and its performance

S. KubotaShuzo KatoTsunehachi Ishitani

Year: 1993 Journal:   IEEE Transactions on Communications Vol: 41 (8)Pages: 1170-1178   Publisher: IEEE Communications Society

Abstract

An advanced, high-speed, and universal-coding-rate Viterbi decoder VLSI implementation is presented. Two novel circuit design schemes have been proposed: scarce state transition (SST) decoding and direct high-coding-rate convolutional code generation and variable-rate decoding. SST makes it possible to omit the final decision circuit and to reduce the required path memory length without degrading error probability performance. Moreover, the power consumption of the SST Viterbi decoder is significantly reduced when implemented as a CMOS device. These features overcome the speed limits of high-speed and high-coding-gain Viterbi decoder VLSIs in the rate one-half mode imposed by the thermal limitation. The other Viterbi decoding scheme makes it possible to realize a simple and variable coding-rate forward-error-correction circuit by changing only the branch metric calculation ROM tables. By employing these schemes, high-speed (25-Mb/s) and universal-coding-rate Viterbi decoder VLSIs have been developed.< >

Keywords:
Viterbi decoder Viterbi algorithm Computer science Convolutional code Decoding methods Very-large-scale integration Soft-decision decoder Iterative Viterbi decoding Soft output Viterbi algorithm Coding (social sciences) Algorithm Sequential decoding Coding gain Electronic engineering Embedded system Mathematics Engineering Block code

Metrics

56
Cited By
4.07
FWCI (Field Weighted Citation Impact)
14
Refs
0.93
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Error Correcting Code Techniques
Physical Sciences →  Computer Science →  Computer Networks and Communications
Advanced Wireless Communication Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Algorithms and Data Compression
Physical Sciences →  Computer Science →  Artificial Intelligence

Related Documents

JOURNAL ARTICLE

VLSI Design and Implementation of a High-Speed Viterbi Decoder

Qing Li

Journal:   Journal of Computer Research and Development Year: 2007 Vol: 44 (12)Pages: 2143-2143
JOURNAL ARTICLE

A VLSI implementation of a cascade viterbi decoder with traceback

G. FeyginP. ChowP.G. GulakJ. ChappelG. GoodesO. HallA. SayesS. SinghM.B. SmithS. Wilton

Journal:   1993 IEEE International Symposium on Circuits and Systems Year: 2005 Pages: 1945-1948
JOURNAL ARTICLE

A VLSI implementation of a cascade Viterbi decoder with traceback

G. FeyginPaul ChowP.G. GulakJ. ChappelG. GoodesO. HallA. SayesSatnam SinghM. SmithSteven J. E. Wilton

Journal:   1993 IEEE International Symposium on Circuits and Systems Year: 2002 Pages: 1945-1948
© 2026 ScienceGate Book Chapters — All rights reserved.