JOURNAL ARTICLE

A 40 Gbps optical receiver analog front-end in 65 nm CMOS

Abstract

A 40 Gbps optical receiver analog front end integrating a trans-impedance amplifier (TIA) and a limiting amplifier is presented. To achieve wide band operation, nested feedback TIA and interleaving post amplifier with split series-peaking are proposed in this design. This receiver provides the transimpedance of 92 dBOhm, input-referred noise of 14 pA/√Hz, −3dB bandwidth of 35 GHz, and 800mV pp differential output voltage swing. The total power dissipation is 168 mW from 1.2-V supply. Fabricated in a 65 nm CMOS technology, the chip size is 0.825mm 2 .

Keywords:
CMOS Front and back ends Analog front-end Optoelectronics Materials science Electronic engineering Electrical engineering Computer science Engineering

Metrics

18
Cited By
1.09
FWCI (Field Weighted Citation Impact)
9
Refs
0.82
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Photonic and Optical Devices
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Advancements in PLL and VCO Technologies
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Semiconductor Lasers and Optical Devices
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
© 2026 ScienceGate Book Chapters — All rights reserved.