JOURNAL ARTICLE

Predictive modeling of capacitance and resistance in gate-all-around cylindrical nanowire MOSFETs for parasitic design optimization

Abstract

This paper presents a predictive electrostatic capacitance and resistance compact model of multiple gate MOSFET with cylindrical conducting channels, taking into account parasitic effects, quantum confinement and quasi-ballistic effects. The model incorporates the dependence of channel length, gate height and width, gate-to-contact spacing, nanowire size, multiple channels, as well as 1-D ultra-narrow source/drain extension (SDE) doping profile. The proposed non-iterative electrostatic model is successfully verified, and can be used to predict nanowire-based circuit performance. Based on the analytical model, we can further examine which parasitic components are affecting the delay. Results revealed that C side , C of , R sd , R Q are dominant factors and should be treated as a major design concern. Among all the parameters, L sd , T g and N dop are essentially important in parasitic design optimization. By selectively modifying these parameters, parasitic effect is evidently reduced.

Keywords:
Capacitance Nanowire Computer science Topology (electrical circuits) Physics Algorithm Electrical engineering Optoelectronics Quantum mechanics Engineering

Metrics

3
Cited By
0.52
FWCI (Field Weighted Citation Impact)
3
Refs
0.72
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Advancements in Semiconductor Devices and Circuit Design
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Semiconductor materials and devices
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Nanowire Synthesis and Applications
Physical Sciences →  Engineering →  Biomedical Engineering
© 2026 ScienceGate Book Chapters — All rights reserved.