JOURNAL ARTICLE

Floorplanning for Partially Reconfigurable FPGAs

P. BanerjeeMegha SangtaniSusmita Sur‐Kolay

Year: 2010 Journal:   IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems Vol: 30 (1)Pages: 8-17   Publisher: Institute of Electrical and Electronics Engineers

Abstract

Partial reconfiguration on heterogeneous field-programmable gate arrays with millions of gates yields better utilization of its different types of resources by swapping in and out the appropriate modules of one or more applications at any instant of time. Given a schedule of sub-task instances where each instance is specified as a netlist of active modules, reconfiguration overhead can be reduced by fixing the position and shapes of modules common across all instances. We propose a global floorplan generation method PartialHeteroFP to obtain same positions for the common modules across all instances such that the heterogeneous resource requirements of all modules in each instance are satisfied, and the total half-perimeter wirelength over all instances is minimal. Experimental results establish that the proposed PartialHeteroFP produces floorplans very fast, with 100% match of common modules and thereby minimizing the partial reconfiguration overhead.

Keywords:
Control reconfiguration Netlist Floorplan Computer science Overhead (engineering) Field-programmable gate array Schedule Parallel computing Embedded system Gate array

Metrics

43
Cited By
3.10
FWCI (Field Weighted Citation Impact)
12
Refs
0.93
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

VLSI and FPGA Design Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Embedded Systems Design Techniques
Physical Sciences →  Computer Science →  Hardware and Architecture
VLSI and Analog Circuit Testing
Physical Sciences →  Computer Science →  Hardware and Architecture

Related Documents

JOURNAL ARTICLE

Resource-Aware Multi-Layer Floorplanning for Partially Reconfigurable FPGAs

Nan LiuSong ChenTakeshi Yoshimura

Journal:   IEICE Transactions on Electronics Year: 2013 Vol: E96.C (4)Pages: 501-510
JOURNAL ARTICLE

DUPRFloor: Dynamic Modeling and Floorplanning for Partially Reconfigurable FPGAs

Jinyu WangYifei KangWeiguo WuGuoliang XingLinlin Tu

Journal:   IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems Year: 2020 Vol: 40 (8)Pages: 1613-1625
JOURNAL ARTICLE

Placement and Floorplanning in Dynamically Reconfigurable FPGAs

A. MontoneMarco D. SantambrogioDonatella SciutoSeda Öǧrenci Memik

Journal:   ACM Transactions on Reconfigurable Technology and Systems Year: 2010 Vol: 3 (4)Pages: 1-34
© 2026 ScienceGate Book Chapters — All rights reserved.