JOURNAL ARTICLE

Parallel Viterbi decoding by breaking the compare-select feedback bottleneck

Abstract

A solution is presented for implementing the add-compare-select (ACS) unit of a Viterbi decoder by parallel hardware for high data rates. For a fixed processing speed of the given hardware it allows a linear increase in throughput rate by a linear increase in hardware complexity. Thus arbitrary throughput rates can be achieved by linearly adding more parallel hardware elements. A systolic-array implementation of this parallel ACS unit of a Viterbi decoder is presented.< >

Keywords:
Viterbi decoder Viterbi algorithm Bottleneck Computer science Throughput Decoding methods Soft output Viterbi algorithm Parallel computing Computer hardware Algorithm Embedded system Sequential decoding Telecommunications Wireless

Metrics

28
Cited By
1.25
FWCI (Field Weighted Citation Impact)
9
Refs
0.80
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Advanced Wireless Communication Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Error Correcting Code Techniques
Physical Sciences →  Computer Science →  Computer Networks and Communications
Cellular Automata and Applications
Physical Sciences →  Computer Science →  Computational Theory and Mathematics

Related Documents

JOURNAL ARTICLE

Parallel Viterbi algorithm implementation: breaking the ACS-bottleneck

Gerhard FettweisH. Meyr

Journal:   IEEE Transactions on Communications Year: 1989 Vol: 37 (8)Pages: 785-790
JOURNAL ARTICLE

A parallel Viterbi decoding algorithm

J S Reeve

Journal:   Concurrency and Computation Practice and Experience Year: 2001 Vol: 13 (2)Pages: 95-102
JOURNAL ARTICLE

Improved architectures for the add-compare-select operation in long constraint length Viterbi decoding

Kevin J. PageP.M. Chau

Journal:   IEEE Journal of Solid-State Circuits Year: 1998 Vol: 33 (1)Pages: 151-155
© 2026 ScienceGate Book Chapters — All rights reserved.