JOURNAL ARTICLE

RISC-V Processor for IOT Applications

Et al. Rajveer Singh

Year: 2023 Journal:   International Journal on Recent and Innovation Trends in Computing and Communication Vol: 11 (11)Pages: 701-705

Abstract

RISC-V is a recently introduced instruction-set architecture (ISA) that offers innovative advantages, including low power consumption, affordability, and scalability. Utilizing an open, non-proprietary Instruction Set Architecture (ISA) enables the creation of on-the-fly design of soft error countermeasures at the microarchitecture level. This may significantly enhance the resilience of Application Specific Standard Products (ASSP) and FPGA implementations. This paper offers a quick overview of the RISC-V architecture. This paper presents a plan to create and execute a 32-bit single-cycle RISC-V processor using Verilog HDL in the Vivado software.

Keywords:
Computer science Internet of Things Reduced instruction set computing Embedded system Computer hardware Instruction set

Metrics

0
Cited By
0.00
FWCI (Field Weighted Citation Impact)
7
Refs
0.23
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Topics

Embedded Systems Design Techniques
Physical Sciences →  Computer Science →  Hardware and Architecture

Related Documents

BOOK-CHAPTER

Testing Your RISC-V Processor

Bernard Goossens

Undergraduate topics in computer science Year: 2023 Pages: 201-231
BOOK-CHAPTER

A Multicore RISC-V Processor

Bernard Goossens

Undergraduate topics in computer science Year: 2023 Pages: 377-399
© 2026 ScienceGate Book Chapters — All rights reserved.