JOURNAL ARTICLE

A fast digit-serial systolic multiplier for finite field GF(2/sup m/)

Chang‐Hoon KimSoonhak KwonChun Pyo Hong

Year: 2005 Journal:   Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005. Vol: 2 Pages: 1268-1271

Abstract

This paper presents a new digit-serial systolic multiplier over GF(2/sup m/) for cryptographic applications. When input data come in continuously, the proposed array produces multiplication results at a rate of one every [m/D] + 2 clock cycles, where D is the selected digit size. Since the inner structure of the proposed array is tree-type, critical path increases logarithmically proportional to D. Therefore, the computation delay of the proposed architecture is significantly less than previously proposed digit-serial systolic multipliers whose critical path increases proportional to D. Furthermore, since the new architecture has the features of regularity, modularity, and unidirectional data flow, it is well suited to VLSI implementations.

Keywords:
GF(2) Multiplier (economics) Critical path method Finite field Very-large-scale integration Computer science Parallel computing Arithmetic Systolic array Data flow diagram Clock rate Cryptography Computation Mathematics Algorithm Discrete mathematics Embedded system Engineering Telecommunications

Metrics

3
Cited By
0.00
FWCI (Field Weighted Citation Impact)
6
Refs
0.57
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Coding theory and cryptography
Physical Sciences →  Computer Science →  Artificial Intelligence
Cryptography and Residue Arithmetic
Physical Sciences →  Computer Science →  Information Systems
Finite Group Theory Research
Physical Sciences →  Mathematics →  Discrete Mathematics and Combinatorics
© 2026 ScienceGate Book Chapters — All rights reserved.