JOURNAL ARTICLE

High-speed VLSI architectures for soft-output Viterbi decoding

Abstract

During the last few years decoding algorithms that make not only the use of soft quantized inputs but also deliver soft decision outputs have attracted considerable attention because additional coding gains are obtainable in concatenated systems. A prominent member of this class of algorithms is the soft-output viterbi algorithm. In this paper two architectures for high speed VLSI implementations of the soft-output viterbi-algorithm are proposed and area estimates are given for both architectures. The well known trade-off between computational complexity and storage requirements is played to obtain new VLSI architectures with increased implementation efficiency. Area savings in excess of 40% in comparison to straightforward solutions are reported.< >

Keywords:
Very-large-scale integration Viterbi decoder Decoding methods Computer science Viterbi algorithm Soft output Viterbi algorithm Implementation Parallel computing Coding (social sciences) Computational complexity theory Algorithm Computer engineering Embedded system Sequential decoding Mathematics

Metrics

22
Cited By
2.51
FWCI (Field Weighted Citation Impact)
14
Refs
0.91
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Advanced Wireless Communication Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Blind Source Separation Techniques
Physical Sciences →  Computer Science →  Signal Processing
Advanced Data Compression Techniques
Physical Sciences →  Computer Science →  Computer Vision and Pattern Recognition

Related Documents

JOURNAL ARTICLE

High-speed VLSI architectures for soft-output viterbi decoding

O.J. JoeressenM. VaupelH. Meyr

Journal:   The Journal of VLSI Signal Processing Systems for Signal Image and Video Technology Year: 1994 Vol: 8 (2)Pages: 169-181
JOURNAL ARTICLE

High-speed parallel Viterbi decoding: algorithm and VLSI-architecture

Gerhard FettweisH. Meyr

Journal:   IEEE Communications Magazine Year: 1991 Vol: 29 (5)Pages: 46-55
JOURNAL ARTICLE

High-speed VLSI architectures for Huffman and Viterbi decoders

Keshab K. Parhi

Journal:   IEEE Transactions on Circuits and Systems II Analog and Digital Signal Processing Year: 1992 Vol: 39 (6)Pages: 385-391
© 2026 ScienceGate Book Chapters — All rights reserved.