JOURNAL ARTICLE

Low-Latency Hardware Masking with Application to AES

Pascal SasdrichBegül BilginMichael HutterMark E. Marson

Year: 2020 Journal:   IACR Transactions on Cryptographic Hardware and Embedded Systems Pages: 300-326

Abstract

During the past two decades there has been a great deal of research published on masked hardware implementations of AES and other cryptographic primitives. Unfortunately, many hardware masking techniques can lead to increased latency compared to unprotected circuits for algorithms such as AES, due to the high-degree of nonlinear functions in their designs. In this paper, we present a hardware masking technique which does not increase the latency for such algorithms. It is based on the LUT-based Masked Dual-Rail with Pre-charge Logic (LMDPL) technique presented at CHES 2014. First, we show 1-glitch extended strong noninterference of a nonlinear LMDPL gadget under the 1-glitch extended probing model. We then use this knowledge to design an AES implementation which computes a full AES-128 operation in 10 cycles and a full AES-256 operation in 14 cycles. We perform practical side-channel analysis of our implementation using the Test Vector Leakage Assessment (TVLA) methodology and analyze univariate as well as bivariate t-statistics to demonstrate its DPA resistance level.

Keywords:
AES implementations Computer science Glitch Cryptography Gadget Masking (illustration) Advanced Encryption Standard Computer hardware Embedded system Computer engineering Latency (audio) S-box Lookup table Algorithm Operating system

Metrics

34
Cited By
4.11
FWCI (Field Weighted Citation Impact)
29
Refs
0.94
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Cryptographic Implementations and Security
Physical Sciences →  Computer Science →  Artificial Intelligence
Chaos-based Image/Signal Encryption
Physical Sciences →  Computer Science →  Computer Vision and Pattern Recognition
Physical Unclonable Functions (PUFs) and Hardware Security
Physical Sciences →  Computer Science →  Hardware and Architecture

Related Documents

JOURNAL ARTICLE

Low-Latency Hardware Masking with Application to AES

Pascal SasdrichBegül BilginMichael HutterMark E. Marson

Journal:   DOAJ (DOAJ: Directory of Open Access Journals) Year: 2020
JOURNAL ARTICLE

Generic Low-Latency Masking in Hardware

Hannes GroßRinat IusupovRoderick Bloem

Journal:   IACR Transactions on Cryptographic Hardware and Embedded Systems Year: 2018 Pages: 1-21
JOURNAL ARTICLE

Generic Low-Latency Masking in Hardware

Hannes GroßRinat IusupovRoderick Bloem

Journal:   DOAJ (DOAJ: Directory of Open Access Journals) Year: 2018
JOURNAL ARTICLE

Smooth Passage with the Guards: Second-Order Hardware Masking of the AES with Low Randomness and Low Latency

Barbara GigerlFranz KlugStefan MangardFlorian MendelRobert Primas

Journal:   IACR Transactions on Cryptographic Hardware and Embedded Systems Year: 2023 Vol: 2024 (1)Pages: 309-335
JOURNAL ARTICLE

Low-Latency Hardware Private Circuits

David KnichelAmir Moradi

Journal:   Proceedings of the 2022 ACM SIGSAC Conference on Computer and Communications Security Year: 2022 Pages: 1799-1812
© 2026 ScienceGate Book Chapters — All rights reserved.