JOURNAL ARTICLE

FPGA implementation of LTE turbo decoder using MAX-log MAP algorithm

Abstract

Implementation of an efficient turbo decoder with low complexity, short delay and insignificant performance degradation is currently a quite challenging task. The paper presents an implementation of a 3GPP TS 36.212 LTE turbo decoder. The design of the turbo decoder has been optimized to achieve efficient FPGA resource utilization. This design can be useful for applications, which is critical to resource utilizations, but do not need high throughput.

Keywords:
Computer science Turbo code Turbo equalizer Turbo Soft-decision decoder Field-programmable gate array Throughput Decoding methods Serial concatenated convolutional codes Algorithm Real-time computing Computer hardware Embedded system Low-density parity-check code Concatenated error correction code Wireless Telecommunications Engineering Error floor

Metrics

13
Cited By
0.79
FWCI (Field Weighted Citation Impact)
10
Refs
0.76
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Advanced Wireless Communication Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Error Correcting Code Techniques
Physical Sciences →  Computer Science →  Computer Networks and Communications
Wireless Communication Networks Research
Physical Sciences →  Computer Science →  Computer Networks and Communications
© 2026 ScienceGate Book Chapters — All rights reserved.