JOURNAL ARTICLE

Combining SysML and Marte/CCSL to Model Complex Electronic Systems

Abstract

SystemVerilog is a popular hardware description and verification language aimed at designing and verifying present-day complex embedded systems. With the increasing number of design verification assertions, engineers always feel it difficult to manage the gap between the system specification and the design validation efforts and to cope with the time-to-market factors. An approach is presented for the modeling of system design as well as validation features using the UML standards like SysML, MARTE and CCSL. Finally the approach is demonstrated using an example of traffic light controller.

Keywords:
Systems Modeling Language Unified Modeling Language Computer science Software engineering Systems design Systems engineering Programming language Embedded system Engineering Software

Metrics

9
Cited By
2.60
FWCI (Field Weighted Citation Impact)
28
Refs
0.91
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Embedded Systems Design Techniques
Physical Sciences →  Computer Science →  Hardware and Architecture
Formal Methods in Verification
Physical Sciences →  Computer Science →  Computational Theory and Mathematics
Real-Time Systems Scheduling
Physical Sciences →  Computer Science →  Hardware and Architecture

Related Documents

© 2026 ScienceGate Book Chapters — All rights reserved.