JOURNAL ARTICLE

Data dependence analysis and bit-level systolic arrays of the median filter

Dyi-Long YangChin‐Hsing Chen

Year: 1998 Journal:   IEEE Transactions on Circuits and Systems for Video Technology Vol: 8 (8)Pages: 1015-1024   Publisher: Institute of Electrical and Electronics Engineers

Abstract

The data dependence of the delete-and-insert sort algorithm for median filtering is analyzed in this paper. It is shown that because of data dependence, the fastest throughput rate and the most efficient pipeline scheme cannot be used concurrently. A modified delete-and insert sort algorithm avoiding the above dilemma and its bit-level systolic array implementation are proposed in this paper. The throughput rate of the proposed architecture is equal to one-half (output/clocks) the maximum throughput allowed by the delete-and-insert sort algorithm, and the clock cycle time is equal to the propagation delay of a simple combinational circuit. Its speed is about 1.5 times faster than the existing bit-level systolic array designed by using the same delete-and-insert sort algorithm. The proposed architecture can be designed to operate at different word lengths and different window sizes. It is modular, regular, and of local interconnections and therefore amenable for VLSI implementation.

Keywords:
Computer science Pipeline (software) sort Throughput Algorithm Parallel computing Systolic array Modular design Very-large-scale integration Embedded system

Metrics

10
Cited By
0.00
FWCI (Field Weighted Citation Impact)
24
Refs
0.28
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Digital Filter Design and Implementation
Physical Sciences →  Computer Science →  Signal Processing
Advanced Data Compression Techniques
Physical Sciences →  Computer Science →  Computer Vision and Pattern Recognition
Blind Source Separation Techniques
Physical Sciences →  Computer Science →  Signal Processing

Related Documents

JOURNAL ARTICLE

A bit-level systolic array for median filter

Chang LuJ.-H. Lin

Journal:   IEEE Transactions on Signal Processing Year: 1992 Vol: 40 (8)Pages: 2079-2083
JOURNAL ARTICLE

Bit level systolic arrays for real time median filters

Long-Wen ChangJ.-H. Lin

Journal:   International Conference on Acoustics, Speech, and Signal Processing Year: 2002 Vol: 1 Pages: 1791-1794
JOURNAL ARTICLE

A bit-level systolic implementation of the median filter

Ziqi HuGraham King

Journal:   Microprocessors and Microsystems Year: 1995 Vol: 19 (4)Pages: 185-186
JOURNAL ARTICLE

The use of data dependence graphs in the design of bit-level systolic arrays

J.V. McCannyJ.G. McWhirterSun‐Yuan Kung

Journal:   IEEE Transactions on Acoustics Speech and Signal Processing Year: 1990 Vol: 38 (5)Pages: 787-793
JOURNAL ARTICLE

70-MHz 2- mu m CMOS bit-level systolic array median filter

Roberto RoncellaRoberto SalettiPierangelo Terreni

Journal:   IEEE Journal of Solid-State Circuits Year: 1993 Vol: 28 (5)Pages: 530-536
© 2026 ScienceGate Book Chapters — All rights reserved.