The RF performance of vertical nanowire metal-oxide-semiconductor field-effect transistors in realistic layouts has been calculated. The parasitic capacitances have been evaluated using full 3-D finite-element method calculations, combined with self-consistent Schrodinger-Poisson calculations for the intrinsic gate capacitances. It is shown that a performance comparable to planar FETs can be achieved in the vertical geometry by scaling the nanowire diameter and the wire-to-wire separation.
Kristofer JanssonErik LindLars‐Erik Wernersson
Liu, MingshanJunk, YannikHan, YiYang, DongBae, Jin HeeFrauenrath, MarvinHartmann, Jean-MichelIkonic, ZoranBärwolf, FlorianMai, AndreasGrützmacher, DetlevKnoch, JoachimBuca, DanZhao, Qing-Tai
Mingshan LiuYannik JunkYi HanDong YangJin Hee BaeMarvin FrauenrathJean‐Michel HartmannZ. IkonićFlorian BärwolfAndreas MaiDetlev GrützmacherJoachim KnochDan BucaQing‐Tai Zhao
Xin ZhaoChristopher HeidelbergerEugene A. FitzgeraldJesús A. del Alamo
Xin ZhaoChristopher HeidelbergerEugene A. FitzgeraldWenjie LuAlon VardiJesús A. del Alamo