JOURNAL ARTICLE

Efficient Hardware Implementation of Encoder and Decoder for Golay Code

Satyabrata SarangiSwapna Banerjee

Year: 2014 Journal:   IEEE Transactions on Very Large Scale Integration (VLSI) Systems Vol: 23 (9)Pages: 1965-1968   Publisher: Institute of Electrical and Electronics Engineers

Abstract

This brief lays out cyclic redundancy check-based encoding scheme and presents an efficient implementation of the encoding algorithm in field programmable gate array (FPGA) prototype for both the binary Golay code (G 23 ) and extended binary Golay code (G 24 ). High speed with low-latency architecture has been designed and implemented in Virtex-4 FPGA for Golay encoder without incorporating linear feedback shift register. This brief also presents an optimized and low-complexity decoding architecture for extended binary Golay code (24, 12, 8) based on an incomplete maximum likelihood decoding scheme. The proposed architecture for decoder occupies less area and has lower latency than some of the recent work published in this area. The encoder module runs at 238.575 MHz, while the proposed architecture for decoder has an operating clock frequency of 195.028 MHz. The proposed hardware modules may be a good candidate for forward error correction in communication link, which demands a high-speed system.

Keywords:
Binary Golay code Decoding methods Encoder Field-programmable gate array Computer science Binary number Ternary Golay code Computer hardware Gate array Hardware architecture Algorithm Parallel computing Code rate Arithmetic Mathematics Systematic code Software

Metrics

32
Cited By
3.31
FWCI (Field Weighted Citation Impact)
28
Refs
0.93
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Error Correcting Code Techniques
Physical Sciences →  Computer Science →  Computer Networks and Communications
Advanced Wireless Communication Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering
Wireless Communication Security Techniques
Physical Sciences →  Engineering →  Electrical and Electronic Engineering

Related Documents

JOURNAL ARTICLE

FPGA implementation of encoder and decoder for Golay code

Allan JoséS. Sujithamol

Journal:   2017 International Conference on Trends in Electronics and Informatics (ICEI) Year: 2017 Vol: 137 Pages: 892-896
JOURNAL ARTICLE

Golay Code Decoder Using Auto Encoder

Hyun Woo ChoYoung Joon Song

Year: 2019 Vol: 22 Pages: 257-258
JOURNAL ARTICLE

A Novel and Fast Hardware Implementation for Golay Code Encoder

Morteza NazeriAbdalhossein Rezai

Journal:   Advances in Electrical and Electronic Engineering Year: 2018 Vol: 16 (4)
JOURNAL ARTICLE

Design of encoder and decoder for Golay code

Pallavi Bhoyar

Year: 2016 Vol: 8 Pages: 1491-1495
© 2026 ScienceGate Book Chapters — All rights reserved.