JOURNAL ARTICLE

A novel VLSI architecture for full-search variable block-size motion estimation

Abstract

Variable block-size motion estimation (VBSME) has become an important technique in H.264/AVC to improve video quality. In this paper, we propose a scalable VLSI architecture for VBSME in H.264/AVC based on full-search motion estimation algorithm. The proposed architecture reuses the sum of absolute differences (SAD) to reduce the calculation complexity, thus minimizes the number of registers. A new scan order is introduced to produce the distributed SAD outputs, so the number of output buses is reduced. The architecture in this paper has scalability to compute VBSME with variable size of searching windows and PEs. Compared to the conventional approaches, the architecture shows a high throughput rate with less hardware. After logic synthesis using the DonbuAnam 0.18um standard cell library, the number of gate counts is 39K (16 PEs) and the maximum operating clock frequency is 416 MHz (256 fps@CIF).

Keywords:
Very-large-scale integration Motion estimation Computer science Scalability Block size Clock rate Block (permutation group theory) Variable (mathematics) Standard cell Throughput Architecture Computer hardware Parallel computing Algorithm Embedded system Integrated circuit Mathematics Key (lock) Chip Telecommunications

Metrics

3
Cited By
0.62
FWCI (Field Weighted Citation Impact)
18
Refs
0.65
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Video Coding and Compression Technologies
Physical Sciences →  Computer Science →  Signal Processing
Advanced Vision and Imaging
Physical Sciences →  Computer Science →  Computer Vision and Pattern Recognition
Image and Video Quality Assessment
Physical Sciences →  Computer Science →  Computer Vision and Pattern Recognition

Related Documents

JOURNAL ARTICLE

A novel VLSI architecture for full-search variable block-size motion estimation

Jinwook KimTaegeun Park

Journal:   IEEE Transactions on Consumer Electronics Year: 2009 Vol: 55 (2)Pages: 728-733
JOURNAL ARTICLE

VLSI Architecture of Full‐Search Variable‐Block‐Size Motion Estimation for HEVC Video Encoding

Niras Cheeckottu VayalilYinan Kong

Journal:   IET Circuits Devices & Systems Year: 2017 Vol: 11 (6)Pages: 543-548
JOURNAL ARTICLE

VLSI Motion Estimation Architecture for Full Search Block Matching Algorithm

Bhagavanreddy ThokalaK HaripriyaK.Haripriya K.Haripriya

Journal:   International Journal of Scientific Research Year: 2012 Vol: 2 (2)Pages: 132-133
JOURNAL ARTICLE

A VLSI Architecture for Variable Block Size Video Motion Estimation

S.Y. YapJ.V. McCanny

Journal:   IEEE Transactions on Circuits and Systems II Analog and Digital Signal Processing Year: 2004 Vol: 51 (7)Pages: 384-389
© 2026 ScienceGate Book Chapters — All rights reserved.