JOURNAL ARTICLE

Optimized floating point arithmetic unit

Abstract

Arithmetic circuits plays an important role in digital systems. Realization of complex digital circuits is possible with development in very large scale integration (VLSI) circuit technology. In this paper an arithmetic unit based on IEEE-754 standard for floating point numbers has been implemented on Spartan3E XC3S500e FPGA Board. Here Floating Point Unit (FPU) follows IEEE single precision format. Various arithmetic operations such as, addition, subtraction multiplication and division on floating point numbers have been performed on arithmetic unit. Novel approach of converting fixed to floating point saves around 30% of slices and can perform 50 Mega floating point operations per second on Spartan 3E FPGA at 50 MHz clock. Arithmetic operations using proposed conversion optimize space and speed requirements.

Keywords:
Floating point Arithmetic logic unit Floating-point unit Saturation arithmetic Arithmetic Double-precision floating-point format Computer science Field-programmable gate array IEEE floating point Multiplication (music) Division (mathematics) Arbitrary-precision arithmetic Single-precision floating-point format Realization (probability) Subtraction Computer hardware Arithmetic circuit complexity Adder Very-large-scale integration Electronic circuit Mathematics Embedded system Algorithm Engineering Electrical engineering

Metrics

4
Cited By
0.33
FWCI (Field Weighted Citation Impact)
11
Refs
0.62
Citation Normalized Percentile
Is in top 1%
Is in top 10%

Citation History

Topics

Numerical Methods and Algorithms
Physical Sciences →  Computer Science →  Computational Theory and Mathematics
Digital Filter Design and Implementation
Physical Sciences →  Computer Science →  Signal Processing
Computational Physics and Python Applications
Physical Sciences →  Computer Science →  Artificial Intelligence

Related Documents

JOURNAL ARTICLE

Implementation of Optimized Floating Point Arithmetic Unit on Reconfigurable Logic

Sonam PardhiNitesh Dodkey

Journal:   International Journal of Scientific Research in Science Engineering and Technology Year: 2015 Vol: 1 (6)Pages: 340-347
JOURNAL ARTICLE

A floating-point residue arithmetic unit

F. TaylorChao Huang

Journal:   Journal of the Franklin Institute Year: 1981 Vol: 311 (1)Pages: 33-53
JOURNAL ARTICLE

A CMOS floating-point vector-arithmetic unit

Dirk TimmermannB. RixH. HahnB.J. Hosticka

Journal:   IEEE Journal of Solid-State Circuits Year: 1994 Vol: 29 (5)Pages: 634-639
© 2026 ScienceGate Book Chapters — All rights reserved.