Tzu-Hsiang HsuHsin-Chiang YouFu‐Hsiang KoTan‐Fu Lei
In this paper, we propose a method for depositing the charge trapping layer of a high- (SOZOS) memory device. In this approach, the trapping layer was formed through simple two steps: (i) spin-coating of the precursor and (ii) rapid thermal annealing for at under an oxygen atmosphere. The morphology of the charge trapping layer was confirmed through X-ray photoemission spectroscopy analysis. The sol-gel-derived layer exhibited improved charge trapping in the SOZOS memory device, resulting in a threshold voltage shift of in the curve, (program/erase) speeds as fast as , good data retention up to (only a 5% charge loss due to deep trapping in the layer), and good endurance (no memory window narrowing after cycles).
Andrianainarivelo MahandrimananaRobert J. P. CorriuDominique LeclercqP. Hubert MutinAndré Vioux
Michel HoussaM. NailiMarc HeynsA. Stesmans
王毕艺 Wang Biyi蒋晓东 Jiang Xiaodong袁晓东 Yuan Xiaodong祖小涛 Zu Xiaotao赵松楠 Zhao Songnan郭袁俊 Guo Yuanjun徐世珍 Xu Shizhen吕海兵 Lü Haibing田东斌 Tian Dongbin
Jaeho ChoiJu‐Hyun BaeJae-Young AhnKihyun HwangIlsub Chung
李海元 Li Haiyuan唐永兴 Tang Yongxing胡丽丽 Hu Lili